ASIC Design and Implementation for Digital Pulse Compression Chip

来源 :Journal of Beijing Institute of Technology(English Edition) | 被引量 : 0次 | 上传用户:yuxume
下载到本地 , 更方便阅读
声明 : 本文档内容版权归属内容提供方 , 如果您对本文有版权争议 , 可与客服联系进行内容授权或下架
论文部分内容阅读
A novel ASIC design of changeable-point digital pulse compression (DPC) chip is presented. System hardware resource is reduced to one third of the traditional design method through operations sharing hardware, i.e. let FFT, complex multiplication and IFFT
其他文献
Collisions between multibody systems are irreversible processes which cause loss of internal energy by a stress wave that propagates in the impacting bodies awa
The robust stabilization problem (RSP) for a plant family P(s,δ,δ) having real parameter uncertainty δ will be tackled. The coefficients of the numerator and
There are few report on the directly measurement of the initial shock pressure of explosive charge at its interface of water for underwater explosion. The speci
There are many forms of tensor theory which are quite different.Discussions are put forward and their relationships are found.The differences between them depen
期刊
The chaotification problem of discrete Hamilton systems in one dimensional space is investigated and corresponding chaotification theorem is established. Feedba
An agent-based data mining framework for the high-dimensional environment is built instead of the style of classical structural programming or the object-orient
A drive signal frequency-lock method for quartz angular-rate sensor is presented. The calculation result obtained by the equivalent volume force analytic method