A 0.8 V low power low phase-noise PLL

来源 :半导体学报 | 被引量 : 0次 | 上传用户:sjmaomaoqiu
下载到本地 , 更方便阅读
声明 : 本文档内容版权归属内容提供方 , 如果您对本文有版权争议 , 可与客服联系进行内容授权或下架
论文部分内容阅读
A low power and low phase noise phase-locked loop(PLL) design for low voltage(0.8 V) applications is presented.The voltage controlled oscillator(VCO) operates from a 0.5 V voltage supply,while the other blocks operate from a 0.8 V supply.A differential NMOS-only topology is adopted for the oscillator,a modified precharge topology is applied in the phase-frequency detector(PFD),and a new feedback structure is utilized in the charge pump(CP) for ultra-low voltage applications.The divider adopts the extended true single phase clock DFF in order to operate in the high frequency region and save circuit area and power.In addition,several novel design techniques,such as removing the tail current source,are demonstrated to cut down the phase noise.Implemented in the SMIC 0.13μm RF CMOS process and operated at 0.8 V supply voltage,the PLL measures a phase noise of-112.4 dBc/Hz at an offset frequency of 1 MHz from the carrier and a frequency range of 3.166-3.383 GHz.The improved PFD and the novel CP dissipate 0.39 mW power from a 0.8 V supply.The occupied chip area of the PFD and CP is 100×100μm~2.The chip occupies 0.63 mm~2,and draws less than 6.54 mW from a 0.8 V supply. A low power and low phase noise phase-locked loop (PLL) design for low voltage (0.8 V) applications is presented. The voltage controlled oscillator (VCO) operates from a 0.5 V voltage supply, while the other blocks operate from a 0.8 V supply.A differential NMOS-only topology is adopted for the oscillator, a modified precharge topology is applied in the phase-frequency detector (PFD), and a new feedback structure is utilized in the charge pump (CP) for ultra-low voltage applications The divider adopts the extended true single phase clock DFF in order to operate in the high frequency region and save circuit area and power. In addition, several novel design techniques, such as removing the tail current source, are demonstrated to cut down the phase noise. Implemented in the SMIC 0.13 μm RF CMOS process and operated at 0.8 V supply voltage, the PLL measures a phase noise of -12.4 dBc / Hz at an offset frequency of 1 MHz from the carrier and a frequency range of 3.166-3.383 GHz The improved PFD and the nov el CP dissipates 0.39 mW power from a 0.8 V supply. The occupied chip area of ​​the PFD and CP is 100 × 100 μm ~ 2. The chip occupies 0.63 mm ~ 2, and draws less than 6.54 mW from a 0.8 V supply.
其他文献
本文对解决白肋烟加里料机筒体粘料的方法进行了探讨。文章分析了白肋烟加里料机筒体粘料的原因,经过比较和论证,认为采用毛刷和梳式耙钉相结合的方法是最好的途径。
国家烟草专卖局于2003 年制定并颁布了《中国卷烟科技发展纲要》,纲要明确提出:要以市场为导向,保持和发展中国卷烟的特色,大力发展中式卷烟。随着“中式卷烟”概念的提出,结合我
本文对YF172滤棒固化储存输送系统的开发进行了研究。文章分析了现有固化储存设备的缺点和不足,提出了YF172滤棒固化储存输送系统的新方案。
现代卷接设备发展飞快,各种高新设备层出不穷,随着生产速度不断大幅提高,原来的搓板已较难保证超高速卷接机的烟支搓接质量。本文通过对德国HAUNI公司生产,目前最先进的PROTOS2-
本文介绍了KDF2成型机联机的香料线滤棒加香装置和成型技术。实现了加香量一致并可调整,棉线稳定居中,设计了香料线滤棒的中心度指标。在保证滤棒技术指标的同时,KDF2成型机车速
会议
经过多年的信息化建设,很多烟草企业已经建立了比较完善的ERP、OA、MES、DCS等基础信息系统。在此基础上进行信息资源深度开发,即实现数据到信息和知识的转化已成为管理者、决
新引进的G.DX500软盒包装机在运行过程中,存在铝箔纸悬浮辊磨损过快现象,磨损后的悬浮辊会造成输送过程中的铝箔纸被磨损出的凹槽卡住,使悬浮辊失去有效的悬浮对中功能,若不及时
本文对烟草工业企业建立现代企业制度实现优化管理进行了研究。文章围绕要以符合市场经济基本规律的要求改革管理体制、注重建立高效顺畅的运行管理模式、稳妥推动重组后的管
本文首先对企业效益审计提出了定义,论述了在企业内部实施效益审计的重要性和必要性。随后根据企业效益审计的不同出发角度,对企业效益审计的各种方法进行了介绍。最后介绍了财