Ultra-thin films and multigate devices architectures for future CMOS scaling

来源 :Science China(Information Sciences) | 被引量 : 0次 | 上传用户:afuren1
下载到本地 , 更方便阅读
声明 : 本文档内容版权归属内容提供方 , 如果您对本文有版权争议 , 可与客服联系进行内容授权或下架
论文部分内容阅读
The nanoelectronics industry is facing historical challenges to scale down CMOS devices to meet demands for low voltage, low power, high performance and increased functionality. Using new materials and devices architectures is necessary. HiK gate dielectrics and metal gates have been introduced and have shown their ability to reduce power consumption. Fully depleted ultra-thin SOI devices are a good alternative to bulk for low power applications. Multigate devices are the current goal in device architecture to increase MOSFET drivability, reduce power, and allow new opportunities for future applications. Thin film based solutions will be necessary in the future because of fundamental limitations on gate capacitance scaling and system integration requirements. Exploiting 3D device stacking via wafer bonding could be a good way to introduce new materials (HiK, strained Si, hybrid orientations, Ge, III-Vs, Carbon-based materials, graphene and CNTs, and functional molecules) and continue increasing integration density. Si based CMOS will be scaled beyond the ITRS as the System-on-Chip/Wafer Platform. The nanoelectronics industry is facing historical challenges to scale down CMOS devices to meet demands for low voltage, low power, high performance and increased functionality. Using new materials and devices architectures is necessary. HiK gate dielectrics and metal gates have been introduced and have shown their Ability to reduce power consumption. Fully depleted ultra-thin SOI devices are a good alternative to bulk for low power applications. Multigate devices are the current goal in device architecture to increase MOSFET drivability, reduce power, and allow new opportunities for future applications. Thin film based solutions will be necessary in the future because of fundamental limitations on gate capacitance scaling and system integration requirements. Exploiting 3D device stacking via wafer bonding could be a good way to introduce new materials (HiK, strained Si, hybrid orientations, Ge, III -Vs, Carbon-based materials, graphene and CNTs, and functional molecules) and continue i ncreasing integration density. Si based CMOS will be scaled beyond the ITRS as the System-on-Chip / Wafer Platform.
其他文献
Depletion-mode and enhancement-mode AlGaN/GaN HEMTs using fluorine plasma treatment were integrated on one wafer.Direct-coupled FET logic circuits,such as an E/
病例介绍患者,女,77岁。因“阵发性心悸2+个月”于2015年11月18日入院。2015年9月5日患者无明显诱因出现心悸,无黑矇、晕厥、呼吸困难、胸闷、胸痛等不适,未予以重视;2015年1
随着我国市场经济的快速发展和教育体制改革地不断深入,为高等职业技术学院的发展提供了极好的机遇,但同时也暴露出其财务管理工作中的问题。本文从企业全面预算管理的方法入
热管理始于温度测量,Maxim开发了各种用于这种测量的温度检测IC。除了不同类型的传感器IC外,电子系统还可以采用其它多项技术测量温度。本文简要介绍了热管理应用中温度检测
学期项目是泸州职业技术学院实施教育教学改革的一个重要环节。高职文秘专业学期项目建设,是实现高职文秘人才培养目标、提高文秘专业人才培养质量的有效途径。高职文秘专业
一、引言《大学英语综合教程.全新版》(下文简称全新版)是由李荫华教授等主编﹑上海外语教育出版社在本世纪之初推出的《大学英语.全新版》系列教材的主干教 I. INTRODUCTION
INTRODUCTION Pulmonary arteriovenous fistula(PAVF)is a kind of malformation resulting in the abnormal vessels between pulmonary artery and pulmonary vein.Part o
Background MicroRNA(mi R)-92 a has been demonstrated to be associated with atherosclerosis through different ways. However, there are limited date about the ass
据天然橡胶生产国协会(ANRPC)称,2011年世界天然橡胶产量预计增加至993.6万t,但由于印尼和菲律宾的橡胶减产,比原来预期的1002.5万t有所减少。这是ANRPC的第2次降低橡胶的预
据报道,日本电气通信大学发表了采用GaN HEMT器件制作的多尔蒂功率放大器。该功率放大器在1.9 GHz下,饱和输出功率31 dBm,功率附加效率(PAE)为58%。输入补偿10 dB时,获得24 d