A high speed direct digital frequency synthesizer realized by a segmented nonlinear DAC

来源 :半导体学报 | 被引量 : 0次 | 上传用户:lgj2097
下载到本地 , 更方便阅读
声明 : 本文档内容版权归属内容提供方 , 如果您对本文有版权争议 , 可与客服联系进行内容授权或下架
论文部分内容阅读
This paper presents a high speed ROM-less direct digital frequency synthesizer (DDFS) which has a phase resolution of 32 bits and a magnitude resolution of 10 bits.A 10-bit nonlinear segmented DAC is used in place of the ROM look-up table for phase-to-sine amplitude conversion and the linear DAC in a conventional DDFS.The design procedure for implementing the nonlinear DAC is presented.To ensure high speed,current mode logic(CML)is used.The chip is implemented in Chartered 0.35μm COMS technology with active area of 2.0×2.5 mm2 and total power consumption of 400 mW at a single 3.3 V supply voltage.The maximum operating frequency is 850 MHz at room temperature and 1.0 GHz at 0℃. This paper presents a high speed ROM-less direct digital frequency synthesizer (DDFS) which has a phase resolution of 32 bits and a magnitude resolution of 10 bits. A 10-bit nonlinear segmented DAC is used in place of the ROM look-up table for phase-to-sine amplitude conversion and the linear DAC in a conventional DDFS. The design procedure for implementing the nonlinear DAC is presented. Ensure high speed, current mode logic (CML) is used. The chip is implemented in Chartered 0.35 μm COMS technology with active area of ​​2.0 × 2.5 mm2 and total power consumption of 400 mW at a single 3.3 V supply voltage. The maximum operating frequency is 850 MHz at room temperature and 1.0 GHz at 0 ° C.
其他文献
远程开放教育汉语言文学课程需要进行通识教育。就是培养学生能独立思考,且对不同的学科有所认识,将不同的知识融会贯通,出神入化,从而培养出完全、完整的人。 Open and Dis