A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration

来源 :Journal of Semiconductors | 被引量 : 0次 | 上传用户:zhaoyu_hit
下载到本地 , 更方便阅读
声明 : 本文档内容版权归属内容提供方 , 如果您对本文有版权争议 , 可与客服联系进行内容授权或下架
论文部分内容阅读
This paper describes a 14-bit 100-MS/s calibration-free pipelined analog-to-digital converter(ADC).Choices for stage resolution as well as circuit topology are carefully considered to obtain high linearity without any calibration algorithm. An adjusted timing diagram with an additional clock phase is proposed to give residue voltage more settling time and minimize its distortion. The ADC employs an LVDS clock input buffer with low-jitter consideration to ensure good performance at high sampling rate. Implemented in a 0.18-m CMOS technology, the ADC prototype achieves a spurious free dynamic range(SFDR) of 85.2 dB and signal-to-noise-and-distortion ratio(SNDR) of 63.4 dB with a 19.1-MHz input signal, while consuming 412-mW power at 2.0-V supply and occupying an area of 2.9×3.7 mm2. This paper describes a 14-bit 100-MS / s calibration-free pipelined analog-to-digital converter (ADC) .Choices for stage resolution as well as circuit topology are carefully considered to obtain high linearity without any calibration algorithm. The ADC employs an LVDS clock input buffer with low-jitter consideration to ensure good performance at high sampling rate. Implemented in a 0.18-m CMOS technology , the ADC prototype achieves a spurious free dynamic range (SFDR) of 85.2 dB and signal-to-noise-and-distortion ratio (SNDR) of 63.4 dB with a 19.1-MHz input signal while consuming 412-mW power at 2.0- V supply and occupying an area of ​​2.9 × 3.7 mm2.
其他文献